## 14-Bit Direct Conversion Receiver Subsystem

## feATURES

- Integrated Dual 14-Bit, High-Speed ADC, Lowpass Filter, Differential Gain Stages and I/Q Demodulator
- Lowpass Filter for Each ADC Channel
1.92MHz (LTM9004-AA)
4.42MHz (LTM9004-AB)
9.42MHz (LTM9004-AC)

20MHz (LTM9004-AD)

- RF Input Frequency Range: 0.7 GHz to 2.7 GHz
- $50 \Omega$ Single-Ended RF and LO Ports
- I/Q Gain Mismatch: 0.2dB Typical
- I/Q Phase Mismatch: 1.5 Deg Typical
- Voltage-Adjustable Demodulator DC Offsets
- 76dB/1.92MHz SNR (LTM9004-AA)
- 63.5dB SFDR (LTM9004-AA)
- Clock Duty Cycle Stabilizer
- Low Power: 1.83W
- Shutdown and Nap Modes
- $15 \mathrm{~mm} \times 22 \mathrm{~mm}$ LGA Package


## APPLICATIONS

- Telecommunications
- Direct Conversion Receivers
- Cellular Basestations


## DESCRIPTION

The LTM ${ }^{\ominus} 9004$ is a 14 -bit direct conversion receiver subsystem. Utilizing an integrated system in a package (SiP) technology, the LTM9004 is a MModule ${ }^{\otimes}$ receiver that includes a dual high speed 14-bit A/D converter, lowpass filter, differential gain stages and a quadrature demodulator. Contact Linear Technology regarding customization.
The LTM9004 is perfect for zero-IF communications applications, with AC performance that includes 76dB SNR and 63.5 dB spurious free dynamic range (SFDR). The entire chain is DC-coupled and provides access for DC offset adjustment. The integrated on-chip broadband transformers provide $50 \Omega$ single-ended interfaces at the RF and LO inputs.

A 5 V supply powers the mixer and first amplifier for minimal distortion while a 3 V supply allows low power ADC operation. A separate supply allows the outputs to drive 0.5 V to 3.3 V logic. An optional multiplexer allows both channels to share a digital output bus. An optional clock duty cycle stabilizer allows high performance at full speed for a wide range of clock duty cycles.

## TYPICAL APPLICATION




## ABSOLUTG MAXIMUM RATINGS

(Notes 1, 2)
Supply Voltage ( $\mathrm{V}_{\mathrm{CC} 1}, \mathrm{~V}_{\mathrm{CC2}}$ )..................... -0.3 V to 5.5 V
Supply Voltage (VCC3, LTM9004-AA, LTM9004-AB) -0.3 V to 5.5 V
Supply Voltage (VCC3, LTM9004-AC, LTM9004-AD). -0.3 V to 3.5 V
Supply Voltage (VD, $\mathrm{OV}_{\mathrm{DD}}$ )..................... -0.3 V to 4.0 V Digital Output Ground Voltage (OGND) ........ -0.3 V to 1 V
LO Input Power.................................................. 10 dBm
RF Input Power ..................................................20dBm
RF Input DC Voltage............................................. $\pm 0.1 \mathrm{~V}$
LO Input DC Voltage ............................................. $\pm 0.1 \mathrm{~V}$
x_ADJ Input Voltage ....................... -0.3 V to $\mathrm{V}_{\mathrm{CC1}}, \mathrm{~V}_{\mathrm{CC} 2}$
SENSE Input Voltage................................. -0.3 V to $\mathrm{V}_{\mathrm{DD}}$
Digital Input Voltage
(MIXENABLE).............................. -0.3 V to $\left(\mathrm{V}_{\mathrm{CC} 1}+0.3 \mathrm{~V}\right)$
Digital Input Voltage
(AMP1ENABLE) $\qquad$ -0.3 V to $\left(\mathrm{V}_{\mathrm{CC} 2}+0.3 \mathrm{~V}\right)$
Digital Input Voltage
(AMP2ENABLE)
-0.3 V to $\left(\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}\right)$
Digital Input Voltage (except MIXENABLE and
AMPxENABLE) .-0.3 V to $\left(\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}\right)$ Digital Output Voltage ................ -0.3 V to ( $0 \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ ) Operating Temperature Range LTM9004C. $.0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ LTM9004I........................................... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ Storage Temperature Range.................. $-65^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

## pIn CONFIGURATION



CAUTION: This part is sensitive to electrostatic discharge (ESD). It is very important that proper ESD precautions be observed when handling the RF and LO inputs of the LTM9004.

## ORDER INFORMATION

| LEAD FREE FINISH | TRAY | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTM9004CV-AA\#PBF | LTM9004CV-AA\#PBF | LTM9004V AA | $204-$ Lead $(15 \mathrm{~mm} \times 22 \mathrm{~mm} \times 2.8 \mathrm{~mm})$ LGA | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTM9004IV-AA\#PBF | LTM9004IV-AA\#PBF | LTM9004V AA | $204-$ Lead $(15 \mathrm{~mm} \times 22 \mathrm{~mm} \times 2.8 \mathrm{~mm})$ LGA | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTM9004CV-AB\#PBF | LTM9004CV-AB\#PBF | LTM9004V AB | $204-$ Lead $(15 \mathrm{~mm} \times 22 \mathrm{~mm} \times 2.8 \mathrm{~mm})$ LGA | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTM9004IV-AB\#PBF | LTM9004IV-AB\#PBF | LTM9004V AB | $204-$ Lead $(15 \mathrm{~mm} \times 22 \mathrm{~mm} \times 2.8 \mathrm{~mm})$ LGA | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTM9004CV-AC\#PBF | LTM9004CV-AC\#PBF | LTM9004V AC | $204-$ Lead $(15 \mathrm{~mm} \times 22 \mathrm{~mm} \times 2.8 \mathrm{~mm})$ LGA | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTM9004IV-AC\#PBF | LTM9004IV-AC\#PBF | LTM9004V AC | $204-$ Lead $(15 \mathrm{~mm} \times 22 \mathrm{~mm} \times 2.8 \mathrm{~mm})$ LGA | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTM9004CV-AD\#PBF | LTM9004CV-AD\#PBF | LTM9004V AD | $204-$ Lead $(15 \mathrm{~mm} \times 22 \mathrm{~mm} \times 2.8 \mathrm{~mm})$ LGA | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTM9004IV-AD\#PBF | LTM9004IV-AD\#PBF | LTM9004V AD | $204-$ Lead $(15 \mathrm{~mm} \times 22 \mathrm{~mm} \times 2.8 \mathrm{~mm})$ LGA | $-40^{\circ} \mathrm{C} \mathrm{to} 85^{\circ} \mathrm{C}$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
This product is only offered in trays. For more information go to: http://www.linear.com/packaging/

## ELECTRICPL CHARACTERISTICS The • denotes the specifications which apply over the full operating

 temperature range, otherwise specifications are at $T_{A}=25^{\circ} \mathrm{C}$. Unless otherwise noted, $\mathrm{V}_{\mathrm{CC} 1}=\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=0 \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=3 \mathrm{~V}$ (LTM9004-AC, LTM9004-AD), $\mathrm{V}_{\mathrm{CC} 3}=5 \mathrm{~V}$ (LTM9004-AA, LTM9004-AB), $\mathrm{P}_{\text {LO }}=0 \mathrm{dBm}$. (Note 3)

## LTM9004

DYПAMIC ACCURACY The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_{A}=25^{\circ} \mathrm{C}$. Unless otherwise noted, $\mathrm{V}_{C C 1}=\mathrm{V}_{C C 2}=5 \mathrm{~V}, \mathrm{~V}_{D D}=0 \mathrm{~V}_{D D}=3 \mathrm{~V}, \mathrm{~V}_{C C 3}=3 \mathrm{~V}$ (LTM9004-AC, LTM9004-AD), $\mathrm{V}_{\text {CC3 }}=5 \mathrm{~V}$ (LTM9004-AA, LTM9004-AB), $\mathrm{P}_{\text {L0 }}=0 \mathrm{dBm}$.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IIP3 | Input 3rd-Order Intercept, 1 Tone |  |  |  | 22 |  | dBm |
| IIP2 | Input 2nd-Order Intercept, 1 Tone |  |  |  | 58 |  | dBm |
| SNR | Signal-to-Noise Ratio at -1dBFS | $\begin{aligned} & \text { 1.92MHz (LTM9004-AA) } \\ & \text { 4.42MHz (LTM9004-AB) } \\ & \text { 9.42MHz (LTM9004-AC) } \\ & \text { 20MHz (LTM9004-AD) } \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & 70.6 \\ & 69.7 \\ & 70.3 \\ & 66.3 \end{aligned}$ | $\begin{gathered} 76.1 \\ 75.2 \\ 72 \\ 68.9 \end{gathered}$ |  | $\begin{array}{r} \mathrm{dB} / 1.92 \mathrm{MHz} \\ \mathrm{~dB} / 4.42 \mathrm{MHz} \\ \mathrm{~dB} / 9.42 \mathrm{MHz} \\ \mathrm{~dB} / 20 \mathrm{MHz} \end{array}$ |
| SFDR | Spurious Free Dynamic Range 2nd or 3rd Harmonic at -1 dBFS | LTM9004-AA $R F=1950.5 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz}$ | $\bullet$ | 50 | 63.5 |  | dB |
|  |  | $\begin{aligned} & \text { LTM9004-AB } \\ & \quad \mathrm{RF}=1951 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \end{aligned}$ | $\bullet$ | 50 | 65 |  | dB |
|  |  | $\begin{aligned} & \text { LTM9004-AC } \\ & \quad \mathrm{RF}=1952.5 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \end{aligned}$ | $\bullet$ | 52.5 | 66 |  | dB |
|  |  | $\begin{aligned} & \text { LTM9004-AD } \\ & \quad \text { RF }=1955 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \end{aligned}$ | $\bullet$ | 55 | 64 |  | dB |
| SFDR | Spurious Free Dynamic Range 4th or Higher at -1dBFS | $\begin{aligned} & \text { LTM9004-AA } \\ & \quad \mathrm{RF}=1950.5 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \\ & \hline \end{aligned}$ | $\bullet$ | 65 | 88 |  | dB |
|  |  | $\begin{aligned} & \text { LTM9004-AB } \\ & \quad \mathrm{RF}=1951 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \end{aligned}$ | $\bullet$ | 70 | 91 |  | dB |
|  |  | $\begin{aligned} & \text { LTM9004-AC } \\ & \quad \mathrm{RF}=1952.5 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \end{aligned}$ | $\bullet$ | 70 | 89 |  | dB |
|  |  | $\begin{aligned} & \text { LTM9004-AD } \\ & \mathrm{RF}=1955 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \end{aligned}$ | $\bullet$ | 70 | 89 |  | dB |
| $\overline{S /(N+D)}$ | Signal-to-Noise Plus Distortion Ratio at -1 dBFS | $\begin{aligned} & \text { LTM9004-AA } \\ & \quad \mathrm{RF}=1950.5 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \end{aligned}$ | $\bullet$ | 51.5 | 58.5 |  | dB |
|  |  | $\begin{aligned} & \text { LTM9004-AB } \\ & \quad \mathrm{RF}=1951 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \\ & \hline \end{aligned}$ | $\bullet$ | 51.5 | 60 |  | dB |
|  |  | $\begin{aligned} & \text { LTM9004-AC } \\ & \quad \mathrm{RF}=1952.5 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \end{aligned}$ | $\bullet$ | 53 | 61 |  | dB |
|  |  | $\begin{aligned} & \text { LTM9004-AD } \\ & \quad \mathrm{RF}=1955 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \end{aligned}$ | $\bullet$ | 53 | 60 |  | dB |
| HD2 | 2nd Order Harmonic Distortion Ratio at -1 dBFS | $\begin{aligned} & \text { LTM9004-AA } \\ & \qquad \mathrm{RF}=1950.5 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \end{aligned}$ |  |  | 64 |  | dB |
|  |  | $\begin{aligned} & \text { LTM9004-AB } \\ & \quad \text { RF }=1951 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \end{aligned}$ |  |  | 66 |  | dB |
|  |  | $\begin{aligned} & \text { LTM9004-AC } \\ & \quad \mathrm{RF}=1952.5 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \\ & \hline \end{aligned}$ |  |  | 66 |  | dB |
|  |  | $\begin{aligned} & \text { LTM9004-AD } \\ & \quad \text { RF }=1955 \mathrm{MHz}, \mathrm{~L} 0=1950 \mathrm{MHz} \end{aligned}$ |  |  | 64 |  | dB |
| HD3 | 3rd Order Harmonic Distortion Ratio at -1 dBFS | $\begin{aligned} & \text { LTM9004-AA } \\ & \quad \mathrm{RF}=1950.5 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \end{aligned}$ |  |  | 69 |  | dB |
|  |  | $\begin{aligned} & \text { LTM9004-AB } \\ & \quad \mathrm{RF}=1951 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \end{aligned}$ |  |  | 66 |  | dB |
|  |  | $\begin{aligned} & \text { LTM9004-AC } \\ & \quad \mathrm{RF}=1952.5 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \end{aligned}$ |  |  | 67 |  | dB |
|  |  | $\begin{aligned} & \text { LTM9004-AD } \\ & \quad \mathrm{RF}=1955 \mathrm{MHz}, \mathrm{LO}=1950 \mathrm{MHz} \end{aligned}$ |  |  | 67 |  | dB |

CONV $\in$ RTER CHARACTERISTICS
The $\bullet$ denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at $T_{A}=25^{\circ} \mathrm{C}$. Unless otherwise noted, $\mathrm{V}_{\mathrm{CC} 1}=\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=0 \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} . \mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ (LTM9004-AC, LTM9004-AD), VCC3 $=5 \mathrm{~V}$ (LTM9004-AA, LTM9004-AB)

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX |
| :--- | :--- | :--- | :---: | :---: | :---: |
|  | Resolution (No Missing Codes) |  | $\bullet$ | 14 |  |
|  | UNITS |  |  |  |  |
|  | ntegral Linearity Error (Note 4) | Differential Analog Input |  | $\pm 1.5$ | Bits |
|  | Differential Linearity Error | Differential Analog Input |  | $\pm 1$ | LSB |

PICITAL IPPUTS ARP OUTPUTS The o denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_{A}=25^{\circ} \mathrm{C}$. Unless otherwise noted, $\mathrm{V}_{\mathrm{CC} 1}=\mathrm{V}_{\mathrm{CC} 2}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=0 \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V}$. $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ (LTM9004-AC, LTM9004-AD), VCC3 = 5V (LTM9004-AA, LTM9004-AB)

| SYMBOL | PARAMETER | CONDITIONS | MIN TYP | MAX | UNITS |
| :--- | :--- | :--- | :--- | :--- | :--- |

## Mixer Logic Input (MIXENABLE)

| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage | $\mathrm{V}_{\mathrm{CC} 1}=5 \mathrm{~V}$ | $\bullet$ | 2 | V |
| :--- | :--- | :--- | :--- | :--- | :---: |
| $\mathrm{~V}_{\mathrm{IL}}$ | Low Level Input Voltage | $\mathrm{V}_{\mathrm{CC} 1}=5 \mathrm{~V}$ | $\bullet$ |  | V |
| $\mathrm{I}_{\mathrm{IN}}$ | Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC1}}$ |  | 120 | $\mu \mathrm{~A}$ |
|  | Turn On Time |  |  | 120 | ns |
|  | Turn Off Time |  |  | 750 | ns |

First Amplifier Logic Input (AMP1ENABLE)

| $\mathrm{V}_{\mathrm{H}}$ | High Level Input Voltage | $\mathrm{V}_{\text {CC2 }}=5 \mathrm{~V}$ | $\bullet$ | 2.55 | 2 | V |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{~V}_{\mathrm{IL}}$ | Low Level Input Voltage | $\mathrm{V}_{\text {CC2 }}=5 \mathrm{~V}$ | $\bullet$ | 1.8 | 1.25 | V |
| $\mathrm{R}_{\mathrm{IN}}$ | Input Pull-Up Resistance | $\mathrm{V}_{\text {CC2 }}=5 \mathrm{~V}, \mathrm{~V}_{\text {AMP1ENABLE }}=0 \mathrm{~V}$ to 0.5 V |  | 25 | 70 | $\mathrm{k} \Omega$ |
|  | Turn On Time |  |  | 200 | ns |  |
|  | Turn Off Time |  |  | 50 | ns |  |

Second Amplifier Logic Input (AMP2ENABLE, LTM9004-AA, LTM9004-AB)

| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage | $V_{\text {CC3 }}=5 \mathrm{~V}$ | $\bullet$ | $\mathrm{V}_{\text {CC3 }}-0.6$ |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Low Level Input Voltage | $V_{\text {CC3 }}=5 \mathrm{~V}$ | $\bullet$ | $\mathrm{V}_{\text {CC3 }}-2.1$ |  |  | V |
| $\underline{\mathrm{R}_{\text {IN }}}$ | Input Pull-Up Resistance | $\mathrm{V}_{\text {CC3 }}=5 \mathrm{~V}, \mathrm{~V}_{\text {AMP2ENABLE }}=2.9 \mathrm{~V}$ to 0 V |  | 40 | 66 | 90 | k $\Omega$ |
|  | Turn On Time |  |  |  | 4 |  | $\mu \mathrm{s}$ |
|  | Turn Off Time |  |  |  | 350 |  | ns |

Second Amplifier Logic Input (AMP2ENABLE, LTM9004-AC, LTM9004-AD)

| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage | $\mathrm{V}_{\text {CC3 }}=3 \mathrm{~V}$ | $\bullet$ | 2.55 | 2.25 | V |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{~V}_{\mathrm{IL}}$ | Low Level Input Voltage | $\mathrm{V}_{\text {CC3 }}=3 \mathrm{~V}$ | $\bullet$ | 0.7 | 0.4 | V |
| $\mathrm{R}_{\mathrm{IN}}$ | Input Pull-Up Resistance | $\mathrm{V}_{\text {CC3 }}=3 \mathrm{~V}, \mathrm{~V}_{\text {AMP2ENABLE }}=0 \mathrm{~V}$ to 0.5V |  | 60 | 100 | 140 |
|  | Turn On Time |  |  | $\mathrm{k} \Omega$ |  |  |
|  | Turn Off Time |  |  | 200 | ns |  |

ADC Logic Inputs (CLK, $\overline{\mathrm{OE}}$, ADCSHDN, MODE, MUX)

| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltage | $V_{D D}=3 \mathrm{~V}$ | $\bullet$ | 2 |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VIL | Low Level Input Voltage | $V_{D D}=3 \mathrm{~V}$ | $\bullet$ |  | 0.8 | V |
| IN | Input Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}$ | $\bullet$ | -10 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | (Note 6) |  | 3 |  | pF |
| $I_{\text {SENSE }}$ | SENSE Input Leakage | OV < SENSE < 1V | $\bullet$ | -3 | 3 | $\mu \mathrm{A}$ |
| ${ }^{\text {made }}$ | MODE Input Leakage | OV < MODE < $\mathrm{V}_{\mathrm{DD}}$ | $\bullet$ | -3 | 3 | $\mu \mathrm{A}$ |

## LTM9004

DICITAL IAPUTS AMP OUTPUTS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_{A}=25^{\circ} \mathrm{C}$. Unless otherwise noted, $\mathrm{V}_{\mathrm{CC} 1}=\mathrm{V}_{\mathrm{CC} 2}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=0 \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} . \mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ (LTM9004-AC, LTM9004-AD), $\mathrm{V}_{\text {CC3 }}=5 \mathrm{~V}$ (LTM9004-AA, LTM9004-AB)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Logic Outputs |  |  |  |  |  |  |  |
| OV $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |  |  |  |  |  |  |  |
| $\mathrm{C}_{02}$ | Hi-Z Output Capacitance | $\overline{\mathrm{OE}}=3 \mathrm{~V}$ (Note 6) |  |  | 3 |  | pF |
| I SOURCE | Output Source Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  |  | 50 |  | mA |
| $\mathrm{I}_{\text {SINK }}$ | Output Sink Current | $\mathrm{V}_{\text {OUT }}=3 \mathrm{~V}$ |  |  | 50 |  | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\begin{aligned} & \mathrm{I}_{0}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{0}=-200 \mu \mathrm{~A} \end{aligned}$ | $\bullet$ | 2.7 | $\begin{gathered} \hline 2.995 \\ 2.99 \end{gathered}$ |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage | $\begin{aligned} & \mathrm{I}_{0}=10 \mu \mathrm{~A} \\ & \mathrm{I}_{0}=1.6 \mathrm{~mA} \end{aligned}$ | $\bullet$ |  | $\begin{gathered} 0.005 \\ 0.09 \end{gathered}$ | 0.4 | V |

$0 V_{D D}=2.5 \mathrm{~V}$

| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\mathrm{I}_{0}=-200 \mu \mathrm{~A}$ | 2.49 | V |
| :--- | :--- | :--- | :--- | :---: |
| $\mathrm{~V}_{\mathrm{OL}}$ | Low Level Output Voltage | $\mathrm{I}_{0}=1.6 \mathrm{~mA}$ | 0.09 | V |

$O V_{D D}=1.8 \mathrm{~V}$

| $V_{O H}$ | High Level Output Voltage | $I_{0}=-200 \mu \mathrm{~A}$ | 1.79 | V |
| :--- | :--- | :--- | :--- | :---: |
| $V_{O L}$ | Low Level Output Voltage | $I_{0}=1.6 \mathrm{~mA}$ | 0.09 | V |

POUER REQUREMEMTS The o denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_{A}=25^{\circ} \mathrm{C}$. Unless otherwise noted, $\mathrm{V}_{\mathrm{CC} 1}=\mathrm{V}_{\mathrm{CC} 2}=5 \mathrm{~V}, \mathrm{~V}_{D D}=0 \mathrm{~V}_{D D}=3 \mathrm{~V}$. $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ (LTM9004-AC, LTM9004-AD), $V_{\text {CC3 }}=5 \mathrm{~V}$ (LTM9004-AA, LTM9004-AB) (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC1 }}$ | Mixer Supply Voltage |  | $\bullet$ | 4.5 |  | 5.25 | V |
| $\mathrm{V}_{\text {CC2 }}$ | First Amplifier Supply Voltage |  | $\bullet$ | 4.5 |  | 5.25 | V |
| $\mathrm{V}_{\text {CC3 }}$ | Second Amplifier Supply Voltage | LTM9004-AA, LTM9004-AB LTM9004-AC, LTM9004-AD | $\bullet$ | $\begin{aligned} & \hline 4.5 \\ & 2.7 \end{aligned}$ | 3 | $\begin{gathered} \hline 5.25 \\ 3.5 \end{gathered}$ | V |
| $\mathrm{V}_{\mathrm{DD}}$ | ADC Analog Supply Voltage |  | $\bullet$ | 2.7 | 3 | 3.6 | V |
| $\mathrm{OV}_{\mathrm{DD}}$ | ADC Digital Output Supply Voltage |  | $\bullet$ | 0.5 | 3 | 3.6 | V |
| $\mathrm{ICC1}$ | Mixer Supply Current |  | $\bullet$ |  | 129 | 180 | mA |
| $\mathrm{I}_{\text {CC1 (SHDN })}$ | Mixer Shutdown Current | $\begin{aligned} & \text { MIXENABLE }=0 \mathrm{~V}, \mathrm{AMPXENABLE}=\mathrm{HIGH}, \\ & \text { ADCSHDN }=0 \mathrm{~V}, \overline{O E}=0 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | 10 | 11 | mA |
| $\mathrm{ICC2}$ | First Amplifier Supply Current |  | $\bullet$ |  | 52 | 63 | mA |
| $\mathrm{I}_{\text {CC2 } 2 \text { (SHDN })}$ | First Amplifier Shutdown Current | $\begin{aligned} & \text { MIXENABLE }=5 V, \text { AMP1ENABLE }=0 V \\ & \text { AMP2ENABLE }=\text { HIGH, ADCSHDN }=0 V, \\ & O E=0 V \end{aligned}$ | $\bullet$ |  | 7.5 | 9 | mA |
| ${ }_{\text {CC3 }}$ | Second Amplifier Supply Current | LTM9004-AA, LTM9004-AB | $\bullet$ |  | 21 | 24 | mA |
| $\mathrm{I}_{\text {CC3 (SHDN })}$ | Second Amplifier Shutdown Current | LTM9004-AA, LTM9004-AB, MIXENABLE = AMP1ENABLE $=5 \mathrm{~V}$, AMP2ENABLE $=0 \mathrm{~V}$, ADCSHDN $=0 \mathrm{~V}, \mathrm{OE}=0 \mathrm{~V}$ | $\bullet$ |  | 0.8 | 4 | mA |
| ${ }_{\text {CC3 }}$ | Second Amplifier Supply Current | LTM9004-AC, LTM9004-AD | $\bullet$ |  | 36 | 44 | mA |
| ICC3(SHDN) | Second Amplifier Shutdown Current | LTM9004-AC, LTM9004-AD, MIXENABLE = AMP1ENABLE $=5 \mathrm{~V}$, AMP2ENABLE $=0 \mathrm{~V}$, ADCSHDN $=0 \mathrm{~V}, \overline{\mathrm{OE}}=0 \mathrm{~V}$ | $\bullet$ |  | 0.6 | 4 | mA |
| $\mathrm{I}_{\mathrm{DD}}$ | ADC Supply Current |  | $\bullet$ |  | 273 | 306 | mA |

POUER REQUIREMENTS
The o denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_{A}=25^{\circ} \mathrm{C}$. Unless otherwise noted, $\mathrm{V}_{C C 1}=\mathrm{V}_{C C 2}=5 \mathrm{~V}, \mathrm{~V}_{D D}=0 \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V}$. $\mathrm{V}_{C C 3}=3 \mathrm{~V}$ (LTM9004-AC, LTM9004-AD), $\mathrm{V}_{\text {CC3 }}=5 \mathrm{~V}$ (LTM9004-AA, LTM9004-AB) (Note 3)

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{P}_{\text {D(SLEEP) }}$ | Sleep Power | $\begin{aligned} & \text { MIXENABLE }=\text { AMPxENABLE }=0 \mathrm{~V} \text {, ADCSHDN } \\ & =3 \mathrm{~V}, \overline{\mathrm{OE}}=3 \mathrm{~V} \text {, No } \mathrm{CLK} \end{aligned}$ |  | 7 |  | mW |
| $\mathrm{P}_{\mathrm{D} \text { (NAP) }}$ | Nap Mode Power | $\begin{aligned} & \text { MIXENABLE }=\text { AMPxENABLE }=0 \mathrm{~V}, \text { ADCSHDN } \\ & =3 \mathrm{~V}, \overline{\mathrm{OE}}=0 \mathrm{~V} \text {, No } \mathrm{CLK} \end{aligned}$ |  | 33 |  | mW |
| $\mathrm{P}_{\mathrm{D} \text { (TOTAL) }}$ | Total Power Dissipation | ```LTM9004-AA, LTM9004_AB, MIXENABLE = AMP1ENABLE = AMP2ENABLE = 5V, ADCSHDN = 0V, fSAMPLE = MAX``` |  | 1.83 |  | W |
|  |  | ```LTM9004-AC, LTM9004-AD MIXENABLE = AMP1ENABLE = 5V, AMP2ENABLE = 3V, ADCSHDN = OV, fSAMPLE = MAX``` |  | 1.83 |  | W |

TMIीC CHARACERSTICS The o denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_{A}=25^{\circ} \mathrm{C}$. Unless otherwise noted, $\mathrm{V}_{\mathrm{CC} 1}=\mathrm{V}_{\mathrm{CC} 2}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=0 \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V}$. $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ (LTM9004-AC, LTM9004-AD), $\mathrm{V}_{\text {CC3 }}=5 \mathrm{~V}$ (LTM9004-AA, LTM9004-AB)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{5}$ | Sampling Frequency |  | $\bullet$ | 1 |  | 125 | MHz |
| tL | CLK Low Time | Duty Cycle Stabilizer Off (Note 6) Duty Cycle Stabilizer Off (Note 6) | $\bullet$ | $\begin{gathered} 3.8 \\ 3 \end{gathered}$ | $\begin{aligned} & 4 \\ & 4 \end{aligned}$ | $\begin{aligned} & 500 \\ & 500 \end{aligned}$ | ns |
| $\mathrm{th}_{\mathrm{H}}$ | CLK High Time | Duty Cycle Stabilizer Off (Note 6) Duty Cycle Stabilizer Off (Note 6) |  | $\begin{gathered} 3.8 \\ 3 \end{gathered}$ | $\begin{aligned} & 4 \\ & 4 \end{aligned}$ | $\begin{aligned} & 500 \\ & 500 \end{aligned}$ | ns ns |
| $t_{\text {JITER }}$ | Sample-and-Hold Acquisition Delay Time Jitter |  |  |  | 0.2 |  | PSSMS |
| $\mathrm{t}_{\text {AP }}$ | Sample-and-Hold Aperture Delay |  |  |  | 0 |  | ns |
| $t_{\text {D }}$ | CLK to DATA delay | $C_{L}=5 \mathrm{pF}$ (Note 6) | $\bullet$ | 1.4 | 2.7 | 5.4 | ns |
|  | DATA to CLKOUT Skew | $\left(\mathrm{t}_{\mathrm{D}}-\mathrm{t}_{\mathrm{C}}\right)($ Note 6) | $\bullet$ | -0.6 | 0 | 0.6 | ns |
| ${ }_{t}$ | MUX to DATA Delay | $C_{L}=5 \mathrm{pF}$ (Note 6) | $\bullet$ | 1.4 | 2.7 | 5.4 | ns |
|  | DATA Access Time After $\overline{\mathrm{OE}} \downarrow$ | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ (Note 6) | $\bullet$ |  | 4.3 | 10 | ns |
|  | BUS Relinquish Time | (Note 6) | $\bullet$ |  | 3.3 | 8.5 | ns |
|  | Pipeline Latency |  |  |  | 5 |  | Cycles |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: All voltage values are with respect to ground with GND and OGND wired together (unless otherwise noted).
Note 3: $f_{\text {SAMPLE }}=125 \mathrm{MHz}$, CLKI $=$ CLKQ unless otherwise noted.

Note 4: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band.
Note 5: DC offset voltage is defined as the DC voltage corresponding to the output code with LO signal applied, but no RF signal.
Note 6: Guaranteed by design, not subject to test.

## tIming DIAGRAmS



Multiplexed Digital Output Bus Timing


## TYPICAL PGRFORMANCE CHARACTGRISTICS



## LTM9004

## TYPICAL PGRFORMANCE CHARACT $\in$ RISTICS

LTM9004-AD: 64k Point FFT $\mathrm{f}_{\mathrm{IN}}=1955.0 \mathrm{MHz},-1 \mathrm{dBFS}$ SENSE = $V_{D D}$


LTM9004-AD, Baseband Frequency Response


## PIn functions

## Supply Pins

$V_{\text {CC1 }}$ (Pins G5, H2), $\mathrm{V}_{\text {CC2 }}$ (Pins C5, C8, K5, K8): Analog 5 V Supply for Mixer and First Amplifiers. The specified operating range is 4.5 V to 5.25 V . The voltage on this pin provides power for the mixer and amplifier stages only and is internally bypassed to GND.
$V_{\text {Cc3 }}$ (Pins C9, C12, K9, K12): Analog Supply for Second Amplifiers. The specified operating range is 4.5 V to 5.5 V for LTM9004-AA and LTM9004-AB. The specified operating range is 2.7 V to 3.5 V for LTM9004-AC and LTM9004-AD. $V_{C C 3}$ is internally bypassed to GND.
$V_{D D}$ (Pins D14, F13, G13, J14): Analog 3V Supply for the ADC . The specified operating range is 2.7 V to 3.6 V . $\mathrm{V}_{\mathrm{DD}}$ is internally bypassed to GND.
OV ${ }_{\text {DD }}$ (Pins D17, J17): Positive Supply for the Digital Output Drivers. The specified operating range is 0.5 V to 3.6 V . $\mathrm{OV}_{\mathrm{DD}}$ is internally bypassed to OGND .

GND (See Table for Pin Locations): Analog Ground.
OGND (Pins C17, K17): Digital Output Driver Ground.

## Analog Inputs

RF (Pin E2): RF Input Pin. This is a single-ended $50 \Omega$ terminated input. No external matching networkis required for the high frequency band. An external series capacitor (and/or shunt capacitor) may be required for impedance transformation to $50 \Omega$ in the low frequency band from 700 MHz to 1.5 GHz (see Figure 4). If the RF source is not DC blocked, a series blocking capacitor should be used. Otherwise, damage to the IC may result.
LO (Pin H3): Local Oscillator Input Pin. This is a singleended $50 \Omega$ terminated input. No external matching network is required in the high frequency band. An external shunt capacitor (and/or series capacitor) may be required for impedance transformation to $50 \Omega$ for the low frequency band from 700 MHz to 1.5 GHz (see Figure 6). If the LO source is not DC blocked, a series blocking capacitor must be used. Otherwise, damage to the IC may result.
CLKQ (Pin G14): Q-Channel ADC Clock Input. The input sample starts on the positive edge. Tie CLKQ and CLKI together.
CLKI (Pin F14): I-Channel ADC Clock Input. The input sample starts on the positive edge. Tie CLKQ and CLKI together.

I'_ADJ (Pin B1): DC Offset Adjust Pin for I-Channel, + Line. $^{\text {I }}$ Source or sink current through this pin to trim DC offset.
I-_ADJ (Pin C1): DC Offset Adjust Pin for I-Channel, - Line. Source or sink current through this pin to trim DC offset.
Q + ADJ (Pin K1): DC OffsetAdjustPinfor Q-Channel, + Line. Source or sink current through this pin to trim DC offset.
an_ADJ (PinL1): DC OffsetAdjustPinfor Q-Channel, --Line. $^{-}$ Source or sink current through this pin to trim DC offset.

## Control Pins

MIXENABLE (Pin E4): Mixer Enable Pin. If MIXENABLE = high (the input voltage is higher than 2.0 V ), the mixer is enabled. If MIXENABLE $=$ low (the inputvoltage is less than 1.0 V ), it is disabled. If the enable function is not needed, then this pin should be tied to $\mathrm{V}_{\mathrm{CC}}$.
AMP1ENABLE (Pins D5, L5): First Amplifier Enable Pin. AMP1ENABLE = high or floating results in normal (active) operating mode for the first amplifier in each channel. AMP1ENABLE = low (a minimum of 2.1V below $\mathrm{V}_{\mathrm{CC} 2}$ ), results in the first amplifiers being disabled. If the enable function is not needed, then this pin should be tied to $\mathrm{V}_{\text {CC2 }}$.
AMP2ENABLE (Pins C10, L10): Second Amplifier Enable Pin. AMP2ENABLE = high or floating results in normal (active) operating mode for the second amplifier in each channel. AMP2ENABLE $=$ low (a minimum of 0.45 V below $V_{C C 3}$ ), results in the second amplifiers being disabled. If the enable function is not needed, then this pin should be tied to $\mathrm{V}_{\text {cc3 }}$.
ADCSHDNQ (Pin J12): Q-Channel ADC Shutdown Mode Selection Pin. Connecting ADCSHDNQ to GND and $\overline{\text { OEQ }}$ to GND results in normal operation with the outputs enabled. Connecting ADCSHDNQ to GND and $\overline{\text { OEQ }}$ to $\mathrm{V}_{\mathrm{DD}}$ results in normal operation with the outputs at high impedance. Connecting ADCSHDNQ to $V_{D D}$ and $\overline{\text { EQQ }}$ to GND results in nap mode with the outputs at high impedance. Connecting ADCSHDNQ to $V_{D D}$ and $\overline{O E Q}$ to $V_{D D}$ results in sleep mode with the outputs at high impedance.
ADCSHDNI (Pin D12): I-Channel ADC Shutdown Mode Selection Pin. Connecting ADCSHDNI to GND and OEI to GND results in normal operation with the outputs enabled. Connecting ADCSHDNI to GND and $\overline{\mathrm{OEI}}$ to $\mathrm{V}_{\mathrm{DD}}$ results in normal operation with the outputs at high impedance.

## PIn fUnCTIOnS

Connecting ADCSHDNI to $V_{D D}$ and $\overline{\mathrm{OEI}}$ to GND results in nap mode with the outputs at high impedance. Connecting ADCSHDNI to $\mathrm{V}_{\mathrm{DD}}$ and $\overline{\text { OEI }}$ to $\mathrm{V}_{\mathrm{DD}}$ results in sleep mode with the outputs at high impedance.
SENSEQ (PinH13), SENSEI (PinE13): ADC Reference Programming Pin. Tie to $V_{D D}$ for normal operation. An external reference can be used, see ADC Reference section.
MODE (Pin J13): Output Format and Clock Duty Cycle Stabilizer Selection Pin. Note that MODE controls both channels. Connecting MODE to GND selects straight binary output format and turns the clock duty cycle stabilizer off. $1 / 3 V_{D D}$ selects straight binary output format and turns the clock duty cycle stabilizer on. $2 / 3 \mathrm{~V}_{\mathrm{DD}}$ selects 2's complement output format and turns the clock duty cycle stabilizer on. $V_{D D}$ selects 2's complement output format and turns the clock duty cycle stabilizer off.
MUX (Pin D13): Digital Output Multiplexer Control. If MUX = high, Q-channel comes out on DQ0 to DQ13; I-channel comes out on DIO to DI13. If MUX = low, the output busses are swapped and Q-channel comes out on DIO to DI13;

I-channel comes out on DQ0 to DQ13. To multiplex both channels onto a single output bus, connect MUX, CLKQ and CLKI together.
OEQ (Pin K13): Q-Channel Output Enable Pin. Refer to ADCSHDNQ pin function.
$\overline{0} \mathbf{E I}$ (Pin C13): I-Channel Output Enable Pin. Refer to ADCSHDNI pin function.

## Digital Outputs

CLKOUT (Pin E12): ADC Data Ready Clock Output. Latch data on the falling edge of CLKOUT. CLKOUT is derived from CLKQ. Tie CLKQ to CLKI for simultaneous operation.
DIO - DI13 (See Table for Pin Locations): I-Channel (In-Phase) ADC Digital Outputs. Dl13 is the MSB.
DQ0 - DQ13 (See Table for Pin Locations): Q-Channel (Quadrature) ADC Digital Outputs. DQ13 is the MSB.
OF (Pin H12): Overflow/Underflow Output. High when an overflow or underflow has occurred on either I-channel or Q-channel.

Pin Configuration

|  | A | B | C | D | E | F | G | H | J | K | L | M |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | GND | I+_ADJ | I_ADJ | GND | GND | GND | GND | GND | GND | Q+_ADJ | Q-_ADJ | GND |
| 2 | GND | GND | GND | GND | RF | GND | GND | $\mathrm{V}_{\text {CC1 }}$ | GND | GND | GND | GND |
| 3 | GND | GND | GND | GND | GND | GND | GND | LO | GND | GND | GND | GND |
| 4 | GND | GND | GND | GND | MIX_EN | GND | GND | GND | GND | GND | GND | GND |
| 5 | GND | GND | $\mathrm{V}_{\text {CC2 }}$ | $\underset{\text { EN }}{\text { AMP1 }}$ | GND | GND | $\mathrm{V}_{\text {CC1 }}$ | GND | GND | $V_{\text {CC2 }}$ | $\begin{gathered} \mathrm{AMP1B}_{-} \\ \mathrm{EN} \end{gathered}$ | GND |
| 6 | GND | GND | GND | GND | GND | GND | GND | GND | GND | GND | GND | GND |
| 7 | GND | GND | GND | GND | GND | GND | GND | GND | GND | GND | GND | GND |
| 8 | GND | GND | $\mathrm{V}_{\text {CC2 }}$ | GND | GND | GND | GND | GND | GND | $\mathrm{V}_{\text {CC2 }}$ | GND | GND |
| 9 | GND | GND | $\mathrm{V}_{\text {CC3 }}$ | GND | GND | GND | GND | GND | GND | $\mathrm{V}_{\text {CC3 }}$ | GND | GND |
| 10 | GND | GND | $\begin{array}{\|c\|} \hline \text { AMP2A } \\ \text { EN } \end{array}$ | GND | GND | GND | GND | GND | GND | GND | $\begin{gathered} \mathrm{AMP2B}_{-} \\ \text {EN } \end{gathered}$ | GND |
| 11 | GND | GND | GND | GND | GND | GND | GND | GND | GND | GND | GND | GND |
| 12 | GND | GND | $V_{\text {CC3 }}$ | SHDNI | CLKOUT | GND | GND | OF | SHDNQ | $\mathrm{V}_{\text {CC3 }}$ | GND | GND |
| 13 | DI3 | DIO | $\overline{\mathrm{OEI}}$ | MUX | SENSEI | $V_{\text {DD }}$ | $V_{\text {DD }}$ | SENSEQ | MODE | $\overline{\text { OEQ }}$ | DQ13 | DQ10 |
| 14 | DI8 | DI4 | DI1 | $V_{D D}$ | GND | CLKI | CLKQ | GND | $\mathrm{V}_{\mathrm{DD}}$ | DQ12 | DQ8 | DQ6 |
| 15 | DI7 | DI6 | DI2 | GND | GND | GND | GND | GND | GND | DQ11 | DQ4 | DQ5 |
| 16 | GND | DI9 | DI5 | DI10 | DI11 | GND | GND | DQ1 | DQ3 | DQ9 | DQ7 | GND |
| 17 | GND | GND | OGND | OVDD | DI12 | DI13 | DQ0 | DQ2 | OV ${ }_{\text {DD }}$ | OGND | GND | GND |

[^0]
## BLOCK DIAGRAM



Figure 1. Functional Block Diagram (Only One Channel is Shown)

## OPGRATION

## description

The LTM9004 is a direct conversion receiver targeting high linearity receiver applications, such as wireless infrastructure with RF input frequencies up to 2.7 GHz . It is an integrated $\mu$ Module receiver utilizing system in a package ( SiP ) technology to combine a dual, high speed 14 -bit A/D converter, lowpass filters, two low noise differential amplifiers per channel with fixed gain, and an I/Q demodulator with DC offset adjustment.

The direct conversion receiver architecture offers several advantages over the traditional superheterodyne. It eases the requirements for RF front-end bandpass filtering, as it is not susceptible to signals at the image frequency. The RFbandpass filters need only attenuate strong out-of-band signals to prevent them from overloading the front end. Also, direct conversion eliminates the need for IF amplifiers and bandpass filters. Instead, the RF input signal is directly converted to baseband.
Direct conversion does, however, come with its own set of implementation issues. Since the receive LO signal is at the same frequency as the RF signal, it can easily radiate from the receive antenna and violate regulatory standards.
Unwanted baseband signals can also be generated by 2nd order nonlinearity of the receiver. A tone at any frequency entering the receiver will give rise to a DC offset in the baseband circuits. The 2nd order nonlinearity of the receiver also allows a modulated signal, even the desired signal, to generate a pseudo-random block of energy centered about DC.

For this reason, the LTM9004 provides for DC offset correction immediately following the I/Q demodulator stage. Once generated, straightforward elimination of DC offset becomes very problematic. Necessary gain in the baseband amplifiers increases the offset because their frequency response extends to DC.
The following sections describe in further detail the operation of each section. The $\mu$ Module technology allows the LTM9004 to be customized and this is described in the first section. The outline of the remaining sections follows the basic functional elements as shown in Figure 2.


Figure 2. Basic Functional Elements (Only Half Shown)

## SEMI-CUSTOM OPTIONS

The $\mu$ Module construction affords a new level of flexibility in application-specific standard products. Standard ADC, amplifier and RFcomponents can be integrated regardless of their process technology and matched with passive components to a particular application. The LTM9004-AA, as the first example, is configured with a dual 14-bit ADC sampling at rates up to 125 Msps . The amplifiers provide a total voltage gain of 14 dB (including the gain of the mixer). The lowpass filter limits the bandwidth to 1.92 MHz . The RF and LO inputs of the I/Q demodulator have integrated transformers and present $50 \Omega$ single-ended inputs. An external DAC can be used for DC offset cancellation.

However, other options are possible through Linear Technology's semi-custom development program. Linear Technology has in place a program to deliver other sample rate, resolution, gain and filter configurations for nearly any specified application. These semi-custom designs are based on existing components with an appropriately modified passive network. The final subsystem is then tested to the exact parameters defined for the application. The final result is a fully integrated, accurately tested and optimized solution in the same package. For more details on the semi-custom receiver subsystem program, contact Linear Technology.

## MIXER OPERATION

The RF signal is applied to the inputs of the RF transconductance amplifiers and is then demodulated into I/Q baseband signals using quadrature LO signals which are internally generated from an external LO source by precision $90^{\circ}$ phase shifters.

## operation

Broadband transformers are integrated at both the RF and LO inputs to enable single-ended RF and LO interfaces. In the high frequency band ( 1.5 GHz to 2.7 GHz ), both RF and LO ports are internally matched to $50 \Omega$. No external matching components are needed. For the lower frequency bands ( 700 MHz to 1.5 GHz ), a simple network with series and/or shunt capacitors can be used as the impedance matching network.

## I-CHANNEL AND Q-CHANNEL PHASE RELATIONSHIP

The phase relationship betweenthe I-channel outputsignal and the Q-channel output signal is fixed. When the LO input frequency is larger (or smaller) than the RF input frequency, the Q-channel outputs (DQ0 to DQ13) lag (or lead) the I-channel outputs (DIO to DI13) by $90^{\circ}$.

## DC OFFSET ADJUSTMENT

Each channel includes provision for adjustment of the DC offset voltage presented at the input of the $A / D$ converter. There are two adjust terminals for each channel, so that the common mode and differential mode DC offset may be independently trimmed. These terminals are designed to accept a source or sink current of up to 0.3 mA . If the currents through the two terminals are not equal, then a differential DC offset will be created. If they are equal, then the resulting DC offset will be common mode only. As an example, sinking 0.1 mA from one terminal and 0.11 mA from the other terminal will yield a differential DC offset of approximately 5.9 mV or 48LSB. A maximum DC offset of approximately 178 mV or 1457 LSB can be imposed by applying a 5 V differential voltage to the adjust terminals.

## AMPLIFIER OPERATION

Each channel of the LTM9004 consists of two stages of DC-coupled, low noise and low distortion fully differential op amps/ADC drivers. Each stage implements a 2-pole active lowpass filter using a high speed, high performance operational amplifier and precision passive components. The cascade of two stages is designed to provide maximum gain and phase flatness, along with adjacent channel and blocker rejection. The lowpass response can be configured for different cutoff frequencies within the range of the amplifiers. LTM9004-AA, for example, implements a lowpass filter designed for 1.92MHz.

## ADC INPUT NETWORK

The passive network between the second amplifier output stages and the ADC input stages provides a 1st order topology configured for lowpass response.

## CONVERTER OPERATION

The analog-to-digital converter (ADC) shown in Figure 1 is a dual CMOS pipelined multistep converter. The converter has six pipelined ADC stages; a sampled analog input will result in a digitized value six cycles later (see the Timing Diagrams section). The CLK inputs are single ended. The ADC has two phases of operation, determined by the state of the CLK input pins.
Each pipelined stage contains an ADC, a reconstruction DAC and an interstage residue amplifier. In operation, the ADC quantizes the input to the stage and the quantized value is subtracted from the input by the DAC to produce a residue. The residue is amplified and output by the residue amplifier. Successive stages operate out of phase so that when the odd stages are outputting their residue, the even stages are acquiring that residue and visa versa.
When CLK is low, the analog input is sampled differentially directly onto the input sample-and-hold capacitors. At the instant that CLK transitions from low to high, the sampled input is held. While CLK is high, the held input voltage is buffered by the $\mathrm{S} / \mathrm{H}$ amplifier which drives the first pipelined ADC stage. The first stage acquires the output of the $\mathrm{S} / \mathrm{H}$ during this high phase of CLK. When CLK goes back low, the first stage produces its residue which is acquired by the second stage. At the same time, the input $\mathrm{S} / \mathrm{H}$ goes back to acquiring the analog input. When CLK goes back high, the second stage produces its residue which is acquired by the third stage. An identical process is repeated for the third, fourth and fifth stages, resulting in a fifth stage residue that is sent to the sixth stage ADC for final evaluation.

Each ADC stage following the first has additional range to accommodate flash and amplifier offset errors. Results from all of the ADC stages are digitally synchronized such that the results can be properly combined in the correction logic before being sent to the output buffer.

## APPLICATIONS INFORMATION

## RF INPUT

Figure 3 shows the mixer's RF input which consists of an integrated transformer and high linearity transconductance amplifiers. The primary side of the transformer is connected to the RF input pin. The secondary side of the transformer is connected to the differential inputs of the transconductance amplifiers. Under no circumstances should an external DC voltage be applied to the RF input pin. DC current flowing into the primary side of the transformer may cause damage to the integrated transformer. A series blocking capacitor should be used to AC-couple the RF input port to the RF signal source.


Figure 3. RF Input Interface


Figure 4. RF Port Return Loss vs Frequency

The RF input port is internally matched over a wide frequency range from 1.5GHzto 2.7GHz with input return loss typically better than 10dB. No external matching network is needed for this frequency range. When the part is operated
at lower frequencies, however, the input return loss can be improved with the matching network shown in Figure 3. Shunt capacitor C10 and series capacitor C11 can be selected for optimum input impedance matching at the desired frequency as illustrated in Figure 4. For lower frequency band operation, the external matching component C11 can serve as a series DC blocking capacitor.

The RF input impedance and S11 parameters (without external matching components) are listed in Table 1.

Table 1. RF Input Impedance

| FREQUENCY <br> $\mathbf{( M H z )}$ | MAGNITUDE | PHASE ( $\left.{ }^{\circ}\right)$ | $\mathbf{R}(\boldsymbol{\Omega})$ | $\mathbf{X}(\boldsymbol{\Omega})$ |
| :---: | :---: | :---: | :---: | :---: |
| 500 | 0.78 | -139.7 | 16.1 | -10.7 |
| 600 | 0.69 | -166.6 | 10.1 | -3.8 |
| 700 | 0.60 | 163.7 | 14.0 | 3.8 |
| 800 | 0.52 | 132.6 | 25.8 | 6.9 |
| 900 | 0.48 | 102.7 | 41.9 | 3.4 |
| 1000 | 0.45 | 77.4 | 58.8 | -4.3 |
| 1100 | 0.42 | 56.6 | 74.9 | -11.4 |
| 1200 | 0.38 | 40.1 | 86.4 | -12.4 |
| 1300 | 0.31 | 25.7 | 87.6 | -7.1 |
| 1400 | 0.22 | 10.9 | 76.8 | -1.4 |
| 1500 | 0.10 | -14.5 | 60.9 | 0.3 |
| 1600 | 0.06 | -132.9 | 45.9 | -0.2 |
| 1700 | 0.19 | -170.7 | 34.6 | -0.4 |
| 1800 | 0.30 | -177.7 | 26.8 | 0.2 |
| 1900 | 0.40 | -172.1 | 21.8 | 1.1 |
| 2000 | 0.47 | -169.4 | 18.7 | 1.9 |
| 2100 | 0.51 | -168.6 | 16.7 | 2.2 |
| 2200 | 0.54 | -169.3 | 15.4 | 2.3 |
| 2300 | 0.55 | -172.0 | 14.7 | 1.7 |
| 2400 | 0.55 | -176.0 | 14.4 | 0.9 |
| 2500 | 0.54 | -178.7 | 14.9 | -0.3 |
| 2600 | 0.52 | -172.3 | 15.9 | -1.6 |
| 2700 | 0.50 | -164.3 | 17.6 | -3.0 |
| 2800 | 0.49 | -155.0 | 19.9 | -4.3 |
| 2900 | 0.48 | -144.7 | 22.9 | -5.4 |
| 3000 | 0.48 | -134.8 | 26.4 | -6.0 |
|  |  |  |  |  |

## LO Input Port

The mixer's LO input interface is shown in Figure 5. The input consists of an integrated transformer and a precision quadrature phase shifter which generates $0^{\circ}$ and

## APPLLCATIONS INFORMATION

$90^{\circ}$ phase-shifted LO signals for the LO buffer amplifiers driving the I/Q mixers. The primary side of the transformer is connected to the LO input pin. The secondary side of the transformer is connected to the differential inputs of the LO quadrature generator. Under no circumstances should an external DC voltage be applied to the input pin. DC current flowing into the primary side of the transformer may damage the transformer. A series blocking capacitor should be used to AC-couple the LO input port to the LO signal source.


Figure 5. LO Input Interface


Figure 6. LO Return Loss vs Frequency
The LO input port is internally matched over a wide frequency range from 1.5 GHz to 2.7 GHz with input return loss typically better than 10dB. No external matching network is needed for this frequency range. When the part is operated at a lower frequency, the input return loss can be improved with the matching network shown in Figure 8. Shunt capacitor C12 and series capacitor C13 can be selected for optimum input impedance matching at the desired frequency as illustrated in Figure 6. For lower frequency operation, external matching component C13 can serve as the series DC blocking capacitor.

The LO input impedance and S11 parameters (without external matching components) are listed in Table 2.

Table 2. LO Input Impedance

| FREQUENCY <br> (MHz) | MAGNITUDE | PHASE ( $\left.{ }^{\circ}\right)$ | $\mathbf{R}(\boldsymbol{\Omega})$ | $\mathbf{X}(\boldsymbol{\Omega})$ |
| :---: | :---: | :---: | :---: | :---: |
| 500 | 0.77 | -143.2 | 14.8 | -10.0 |
| 600 | 0.66 | -172.6 | 10.6 | -2.0 |
| 700 | 0.55 | 154.5 | 17.8 | 5.1 |
| 800 | 0.46 | 119.8 | 33.1 | 5.5 |
| 900 | 0.41 | 88.8 | 50.8 | -0.3 |
| 1000 | 0.39 | 63.9 | 67.5 | -7.4 |
| 1100 | 0.35 | 44.9 | 80.2 | -10.1 |
| 1200 | 0.30 | 31.5 | 83.4 | -7.2 |
| 1300 | 0.23 | 22.7 | 76.9 | -3.1 |
| 1400 | 0.14 | 20.7 | 65.2 | -0.9 |
| 1500 | 0.05 | 47.3 | 53.6 | -0.1 |
| 1600 | 0.08 | 139.3 | 44.1 | 0.3 |
| 1700 | 0.17 | 152.3 | 36.9 | 0.9 |
| 1800 | 0.25 | 154.7 | 31.7 | 1.6 |
| 1900 | 0.31 | 157.5 | 27.9 | 2.0 |
| 2000 | 0.35 | 160.5 | 25.1 | 2.2 |
| 2100 | 0.38 | 164.9 | 23.1 | 2.0 |
| 2200 | 0.41 | 170.3 | 21.4 | 1.4 |
| 2300 | 0.42 | 177.7 | 20.2 | 0.4 |
| 2400 | 0.44 | -173.8 | 19.6 | -1.0 |
| 2500 | 0.46 | -164.6 | 19.7 | -2.6 |
| 2600 | 0.48 | -155.7 | 20.2 | -4.1 |
| 2700 | 0.51 | -147.1 | 21.2 | -5.6 |
| 2800 | 0.54 | -139.2 | 22.8 | -6.8 |
| 2900 | 0.56 | -131.5 | 25.2 | -7.6 |
| 3000 | 0.58 | -124.9 | 27.9 | -7.9 |

## ADC Reference

The internal voltage reference can be configured for two pin-selectable ADC input ranges. Tying the SENSE pin to $V_{D D}$ selects the default range; tying the SENSE pin to 1.5 V selects a 3dB lower range. An external reference can be used by applying its output directly or through a resistor divider to SENSE. It is not recommended to drive the SENSE pin with a logic device. The SENSE pin should be tied to the appropriate level as close to the converter as possible. The SENSE pin is internally bypassed to ground with a $1 \mu \mathrm{~F}$ ceramic capacitor.

## APPLICATIONS INFORMATION

## Enable Interface

The enable voltage necessary to turn on the mixer is 2 V . To disable or turn off the mixer, this voltage should be below 1 V . If this pin is not connected, the mixer is disabled. However, it is not recommended that the pin be left floating for normal operation.
The AMP1ENABLE and AMP2ENABLE pins areCMOS logic inputs with internal pull-up resistors. If the pin is driven low, the amplifier powers down with Hi-Z outputs. If the pin is left unconnected or driven high, the part is in normal active operation. Some care should be taken to control leakage currents at this pin to prevent inadvertently putting it into shutdown. The turn-on and turn-off time between the shutdown and active states are typically less than $1 \mu \mathrm{~s}$.

## Sleep and Nap Modes

The converter may be placed in shutdown or nap modes to conserve power. Connecting ADCSHDNx to GND results in normal operation. Connecting ADCSHDNx to $\mathrm{V}_{\mathrm{DD}}$ and $\overline{\mathrm{OEx}}$ to $\mathrm{V}_{\mathrm{DD}}$ results in sleep mode, which powers down all circuitry including the reference and the ADC typically dissipates 1 mW . When exiting sleep mode, it will take milliseconds for the output data to become valid because the reference capacitors have to recharge and stabilize. Connecting ADCSHDNx to $V_{D D}$ and $\overline{\mathrm{OEx}}$ to GND results in nap mode and the ADC typically dissipates 30 mW . In nap mode, the on-chip reference circuit is kept on, so that recovery from nap mode is faster than that from sleep mode, typically taking 100 clock cycles. In both sleep and nap modes, all digital outputs are disabled and enter the $\mathrm{Hi}-\mathrm{Z}$ state.

Channels I and Q have independent ADCSHDN pins (ADCSHDNI, ADCSHDNQ.) I-Channel is controlled by ADCSHDNI and $\overline{O E I}$, and $Q$-Channel is controlled by ADCSHDNQ and $\overline{\mathrm{OEQ}}$. The nap, sleep and output enable modes of the two channels are completely independent, so it is possible to have one channel operating while the other channel is in nap or sleep mode.
Note that ADCSHDN has the opposite polarity as MIXENABLE,AMP1ENABLE and AMP2ENABLE. Normal operation
is achieved with a logic low level on the SHDN pins and a high level disables the respective functions.
It is not recommended to enable or shut down individual components separately. These pins are separated for test purposes.

## Driving the ADC Clock Inputs

The CLK inputs can be driven directly with a CMOS or TTL level signal. A sinusoidal clock can also be used along with a low-jitter squaring circuit before the CLK pin (Figure 7).


Figure 7. Sinusoidal Single-Ended CLK Driver

The noise performance of the ADC can depend on the clock signal quality as much as on the analog input. Any noise present on the CLK signal will result in additional aperture jitter that will be RMS summed with the inherent ADC aperture jitter. In applications where jitter is critical, such as when digitizing high input frequencies, use as large an amplitude as possible. Also, if the ADC is clocked with a sinusoidal signal, filter the CLK signal to reduce wideband noise and distortion products generated by the source.
It is recommended that CLKI and CLKQ are shorted together and driven by the same clock source. If a small time delay is desired between when the two channels sample the analog inputs, CLKI and CLKQ can be driven by two different signals. If this time delay exceeds 1 ns , the performance of the part may degrade. CLKI and CLKQ should not be driven by asynchronous signals.

## APPLICATIONS INFORMATION

Figure 8 and Figure 9 show alternatives for converting a differential clock to the single-ended CLK input. The use of a transformer provides no incremental contribution to phase noise. The LVDS or PECL to CMOS translators provide little degradation below 70 MHz , but at 140 MHz will degrade the SNR compared to the transformer solution. The nature of the received signals also has a large bearing on how much SNR degradation will be experienced. For high crest factor signals such as WCDMA or OFDM, where the nominal power level must be at least 6dB to 8 dB below full scale, the use of these translators will have a lesser impact.
The transformer in the example may be terminated with the appropriate termination for the signaling in use. The use of a transformer with a 1:4 impedance ratio may be desirable in cases where lower voltage differential signals are considered. The center tap may be bypassed to ground through a capacitor close to the ADC if the differential signals originate on a different plane. The use of a capacitor at the input may result in peaking, and depending on transmission line length may require a $10 \Omega$ to $20 \Omega$ series resistor to act as both a lowpass filter for high frequency noise that may be induced into the clock line by neighboring digital signals, as well as a damping mechanism for reflections.


Figure 8. CLK Driver Using an LVDS or PECL to CMOS Converter

## Maximum and Minimum Conversion Rates

The maximum conversion rate for the ADC is 125 Msps . The lower limit of the sample rate is determined by the droop of the sample-and-hold circuits. The pipelined architecture of this ADC relies on storing analog signals on small valued capacitors. Junction leakage will discharge the capacitors. The specified minimum operating frequency for the LTM9004 is 1 Msps .

## Clock Duty Cycle Stabilizer

An optional clock duty cycle stabilizer circuit ensures high performance even if the input clock has a non $50 \%$ duty cycle. Using the clock duty cycle stabilizer is recommended for most applications. To use the clock duty cycle stabilizer, the MODE pin should be connected to $1 / 3 \mathrm{~V}_{D D}$ or $2 / 3 \mathrm{~V}_{D D}$ using external resistors.

This circuit uses the rising edge of the CLK pin to sample the analog input. The falling edge of CLK is ignored and the internal falling edge is generated by a phase-locked loop. The input clock duty cycle can vary from $40 \%$ to $60 \%$ and the clock duty cycle stabilizer will maintain a constant $50 \%$ internal duty cycle. If the clock is turned off for a long period of time, the duty cycle stabilizer circuit will require a hundred clock cycles for the PLL to lock onto the input clock.


Figure 9. LVDS or PECL CLK Drive Using a Transformer

## APPLICATIONS INFORMATION

For applications where the sample rate needs to be changed quickly, the clock duty cycle stabilizer can be disabled. If the duty cycle stabilizer is disabled, care should be taken to make the sampling clock have a $50 \%( \pm 5 \%)$ duty cycle.

## DIGITAL OUTPUTS

Table 3 shows the relationship between the analog input voltage, the digital data bits, and the overflow bit. Note that OF is high when an overflow or underflow has occurred on either channel I or channel $Q$.

Table 3. Output Codes vs Input Voltage

| INPUT | OF | D13 - DO <br> (OFFSET BINARY) | D13 - DO <br> (2'S COMPLEMENT) |
| :--- | :---: | :---: | :---: |
| Overvoltage | 1 | 11111111111111 | 01111111111111 |
| Maximum | 0 | 1111111111111 | 01111111111111 |
|  | 0 | 1111111111110 | 01111111111110 |
|  | 0 | 10000000000001 | 00000000000001 |
|  | 0 | 10000000000000 | 00000000000000 |
|  | 0 | 0111111111111 | 1111111111111 |
|  | 0 | 01111111111110 | 11111111111110 |
|  | 0 | 00000000000001 | 10000000000001 |
| Minimum | 0 | 00000000000000 | 10000000000000 |
| Undervoltage | 1 | 00000000000000 | 10000000000000 |

## Digital Output Modes

Figure 10 shows an equivalent circuit for a single output buffer. Each buffer is powered by $0 V_{D D}$ and $0 G N D$, isolated from the ADC power and ground. The additional N -channel transistor in the output driver allows operation down to low voltages. The internal resistor in series with the output makes the output appear as $50 \Omega$ to external circuitry and may eliminate the need for external damping resistors.
As with all high speed/high resolution converters the digital output loading can affect the performance. The digital outputs of the ADC should drive a minimal capacitive load to avoid possible interaction between the digital outputs and sensitive input circuitry. For full speed operation, the capacitive load should be kept under 10pF.


Figure 10. Digital Output Buffer
Lower $\mathrm{OV}_{\mathrm{DD}}$ voltages will also help reduce interference from the digital outputs.

## Data Format

Using the MODE pin, the ADC parallel digital output can be selected for offset binary or 2's complement format. Note that MODE controls both I and Q channels. Connecting MODE to GND or $1 / 3 \mathrm{~V}_{\mathrm{DD}}$ selects straight binary output format. Connecting MODE to $2 / 3 \mathrm{~V}_{D D}$ or $\mathrm{V}_{\mathrm{DD}}$ selects 2's complement output format. An external resistive divider can be used to set the $1 / 3 V_{D D}$ or $2 / 3 V_{D D}$ logic values. Table 4 shows the logic states for the MODE pin.

Table 4. MODE Pin Function

| MODE PIN | OUTPUT FORMAT | CLOCK DUTY CYCLE <br> STABILIZER |
| :---: | :---: | :---: |
| 0 | Straight Binary | Off |
| $1 / 3 \mathrm{~V}_{\mathrm{DD}}$ | Straight Binary | On |
| $2 / 3 \mathrm{~V}_{\mathrm{DD}}$ | 2's Complement | On |
| $\mathrm{V}_{\mathrm{DD}}$ | 2 's Complement | Off |

## Overflow Bit

When OF outputs a logic high the converter is either overranged or underranged on I-channel or Q-channel. Note that both channels share a common OF pin. OF is disabled when l-channel is in sleep or nap mode.

## APPLICATIONS INFORMATION

## Output Clock

The ADC has a delayed version of the CLKQ input available as a digital output, CLKOUT. The falling edge of the CLKOUT pin can be used to latch the digital output data. CLKOUT is disabled when channel $Q$ is in sleep or nap mode.

## Output Driver Power

Separate output power and ground pins allow the output drivers to be isolated from the analog circuitry. The power supply for the digital output buffers, $\mathrm{OV}_{\mathrm{DD}}$, should be tied to the same supply that powers the logic being driven. For example, if the converter drives a DSP powered by a 1.8 V supply, then $\mathrm{OV}_{\mathrm{DD}}$ should be tied to that same 1.8 V supply.
$O V_{D D}$ can be powered with any voltage from 500 mV up to the $V_{D D}$ of the part. OGND can be powered with any voltage from GND up to 1 V and must be less than $\mathrm{OV}_{\mathrm{DD}}$. The logic outputs will swing between OGND and OV $\mathrm{VD}_{\mathrm{D}}$.

## Output Enable

The outputs may be disabled with the output enable pin, $\overline{\mathrm{OE}} . \overline{\mathrm{OE}}$ high disables all data outputs including OF . The data access and bus relinquish times are too slow to allow the outputs to be enabled and disabled during full speed operation. The output $\mathrm{Hi}-\mathrm{Z}$ state is intended for use during long periods of inactivity. Channels I and $Q$ have independent output enable pins ( $\overline{\mathrm{OEI}}, \overline{\mathrm{OEQ}}$.)

## Digital Output Multiplexer

The digital outputs of the ADC can be multiplexed onto a single data bus. The MUX pin is a digital input that swaps the two data busses. If MUX is high, l-channel comes out on DI0 to DI13; Q-channel comes out on DQ0 to DQ13. If MUX is Iow, the output busses are swapped and I-channel comes out on DQ0 to DQ13; Q-channel comes out on DIO to DI13. To multiplex both channels onto a single output bus, connect MUX, CLKI and CLKQ together (see the Timing Diagrams for the multiplexed mode.) The multiplexed data is available on either data bus - the unused data bus can be disabled with its $\overline{O E}$ pin.

## Design Example - UMTS Uplink FDD System

The LTM9004 can be used with an RF front end to build a complete UMTS band uplink receiver. An RF front end will consist of a diplexer, along with one or more LNAs and bandpass filters. Here is an example oftypical performance for such a frontend:
Rx frequency range: 1920 to 1980 MHz
RF gain:
AGC range:
Noise figure: $\quad 1.6 \mathrm{~dB}$
IIP2:
50dBm
IIP3:
P1dB:
Rejection at 20 MHz :
0 dBm
$-9.5 \mathrm{dBm}$

Rejection at Tx band: 95 dB
Minimum performance of the receiver is detailed inthe3GPP TS25.104V7.4.0 specification. We will use the Medium Area Basestation in Operating Band I for this example.
Sensitivity is a primary consideration for the receiver; the requirement is $\leq-111 \mathrm{dBm}$, for an input SNR of $-19.8 \mathrm{~dB} / 5 \mathrm{MHz}$. That means the effective noise floor at the receiver input must be $\leq-158.2 \mathrm{dBm} / \mathrm{Hz}$. Given the effective noise contribution of the RF frontend, the maximum allowable noise due to the LTM9004 must then be $-142.2 \mathrm{dBm} / \mathrm{Hz}$. Typical input noise for the LTM9004 is $-148.3 \mathrm{dBm} / \mathrm{Hz}$, which translates to a calculated system sensitivity of -116.7 dBm .
Typically such a receiver enjoys the benefits of some DSP filtering of the digitized signal after the ADC. In this case assume the DSP filter is a 64 tap RRC lowpass with alpha equal to 0.22 . To operate in the presence of co-channel interfering signals, the receiver must have sufficient dynamic range at maximum sensitivity. The UMTS specification calls for a maximum co-channel interferer of -73 dBm . Note the input level for -1 dBFS within the IF passband of the LTM9004 is -15.1 dBm for a modulated signal with a 10 dB crest factor. The tone interferer amounts to a peak digitized signal level of -42.6 dBFS .

## APPLICATIONS INFORMATION

With the RF AGC set for minimum gain, the receiver must be able to demodulate the largest anticipated desired signal from the handset. This requirement ultimately sets the maximum signal the LTM9004 must accommodate at or below -1dBFS. Assuming a handset average power of +28 dBm , the minimum path loss called out in the specification is 53 dB . The maximum signal level is then -25 dBm at the receiver input, or -30 dBm at the LTM9004 input. This is equivalent to -14.6 dBFS peak.

There are several blocker signals detailed in the UMTS system specification. The sensitivity may degrade to no more than -105 dBm in the presence of these signals. The first of these is an adjacent channel 5 MHz away, at a level of -42 dBm . This amounts to a peak digitized signal level of -11.6 dBFS . The resulting sensitivity is then -112.8 dBm .

The receiver must also contend with a -35 dBm interfering channel $\geq 10 \mathrm{MHz}$ away. The RF frontend will offer no rejection of this channel, so it amounts to -6.6dBFS peak, and the resulting sensitivity is -109.2 dBm .

Out of band blockers must also be accommodated, but these are at the same level as the inband blockers which have already been addressed.
In all of these cases, the typical input level for -1dBFS of the LTM9004 is well above the maximum anticipated signal levels. Note that the crest factor for the modulated channels will be on the order of 10 dB to 12 dB , so the largest of these will reach a peak power of approximately -6.5 dBFS at the module output.

The largest blocking signal is the -15 dBm CW tone $\geq 20 \mathrm{MHz}$ beyond the receive band edges. The RF frontend will offer 37 dB rejection of this tone, so it will appear at the input of the LTM9004 at-32dBm. Here again, a signal at this level must not desensitize the baseband module. The equivalent digitized level is only -41.6 dBFS peak, so there is no effect upon sensitivity.
Another source of undesired signal power is leakage from the transmitter. Since this is an FDD application, the receiver described herein will be coupled with a transmitter operating simultaneously. The transmitter output level is assumed to be $\leq+38 \mathrm{dBm}$, with a transmit to receive isolation of 95dB. Leakage appearing at the LTM9004 input is then -42 dBm , offset from the receive signal by at least

130 MHz . The equivalent digitized level is only -76.6 dBFS peak, so there is no desensitization.

One challenge of direct conversion architectures is 2nd order linearity. Insufficient 2nd order linearity will allow any signal, wanted or unwanted, to create DC offset or pseudo-random noise at baseband. The blocking signals detailed above will then degrade sensitivity if this pseudorandom noise approaches the noise level of the receiver. The system specification allows for sensitivity degradation in the presence of these blockers in each case. Per the system specification, the -35 dBm blocking channel may degrade sensitivity to -105 dBm . This is equivalent to increasing the effective input noise of the receiver to $-148.2 \mathrm{dBm} / \mathrm{Hz}$. The 2nd order distortion produced by the LTM9004 input is about 18dB below this level, and the resulting predicted sensitivity is -116.6 dBm .
The -15 dBm CW blocker will also give rise to a 2nd order product; in this case the product is a DC offset. DC offset is undesirable, as it reduces the maximum signal the A/D converter can process. The one sure way to alleviate the effects of DC offset is to ensure the 2nd order linearity of the baseband module is high enough. The predicted DC offset due to this signal is $<1 \mathrm{mV}$ at the ADC input.

Note that the transmitter leakage is not included in the system specification, so the sensitivity degradation due to this signal must be held to a minimum. The 2nd order distortion generated in the LTM9004 is such that the loss of sensitivity will be $<0.1 \mathrm{~dB}$.

There is only one requirement for 3rd order linearity in the specification. In the presence of two interferers, the sensitivity must not degrade below -105 dBm . The interferers are a CW tone and a WCDMA channel at -44 dBm each. These will appear at the LTM9004 input at -29 dBm each. Their frequencies are such that they are 10 MHz and 20 MHz away from the desired channel, so the 3rd order intermodulation product falls at baseband. Here again, this product appears as pseudo-random noise and thus will reduce signal to noise ratio. For a sensitivity of -105 dBm , the allowable 3rd order distortion referred to the receiver input is then $-148.2 \mathrm{dBm} / \mathrm{Hz}$. The 3rd order distortion produced in the LTM9004 is about 23dB below this level, and the predicted sensitivity degradation is $<0.1 \mathrm{~dB}$.

## APPLICATIONS INFORMATION

## Supply Sequencing

The $V_{C C}$ pins provide the supply to the mixer and all amplifiers and the $V_{D D}$ pins provide the supply to the ADC. The mixer, amplifiers and ADC are separate integrated circuits within the LTM9004; however, there are no supply sequencing considerations beyond standard practice.

## Grounding and Bypassing

The LTM9004 requires a printed circuit board with a clean unbroken ground plane; a multilayer board with an internal ground plane is recommended. The pinout of the LTM9004 has been optimized for a flowthrough layout so that the interaction between inputs and digital outputs is minimized. A continuous row of ground pads facilitates a layout that ensures that digital and analog signal lines are separated as much as possible.

The LTM9004 is internally bypassed with the ADC (VDD), mixer and amplifier ( $\mathrm{V}_{\mathrm{CC}}$ ) supplies returning to a common ground (GND). The digital output supply ( $O \mathrm{~V}_{\mathrm{DD}}$ ) is returned to OGND. A $0.1 \mu \mathrm{~F}$ bypass capacitor should be placed at each of the two $\mathrm{OV}_{\mathrm{DD}}$ pins. Additional bypass capacitance is optional and may be required if power supply noise is significant.

## Heat Transfer

Most of the heat generated by the LTM9004 is transferred through the bottom-side ground pads. For good electrical and thermal performance, it is critical that all ground pins are connected to a ground plane of sufficient area with as many vias as possible.

## Recommended Layout

The high integration of the LTM9004 makes the PCB board layout simple. However, to optimize its electrical and thermal performance, some layout considerations are still necessary.

- Use large PCB copper areas for ground. This helps to dissipate heat in the package through the board and also helps to shield sensitive on-board analog signals. Common ground (GND) and output ground (OGND) are electrically isolated on the LTM9004, but can be connected on the PCB underneath the part to provide a common return path.
- Use multiple ground vias. Using as many vias as possible helps to improve the thermal performance of the board and creates necessary barriers separating analog and digital traces on the board at high frequencies.
- Separate analog and digital traces as much as possible, using vias to create high frequency barriers. This will reduce digital feedback that can reduce the signal-to-noise ratio (SNR) and dynamic range of the LTM9004.

Figures 11 through 14 give a good example of the recommended layout.

The quality of the paste print is an important factor in producing high yield assemblies. It is recommended to use a type 3 or 4 printing no-clean solder paste. The solder stencil design should follow the guidelines outlined in Application Note 100.

The LTM9004 employs gold-finished pads for use with Pb -based or tin-based solder paste. It is inherently Pb-free and complies with the JEDEC (e4) standard. The materials declaration is available online at http://www.linear. com/leadfree/mat_dec.jsp.

## LTM9004

## APPLICATIONS INFORMATION



Figure 11. Layer 1


Figure 12. Layer 2

## APPLICATIONS InFORMATION



Figure 13. Layer 3

## LTM9004

## APPLICATIONS INFORMATION



Figure 14. Layer 4

## PACKAGG DESCRIPTION

LGA Package
204-Lead ( $22 \mathrm{~mm} \times 15 \mathrm{~mm} \times 2.82 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1822 Rev Ø)


$\xrightarrow{0.635 \pm 0.025 \text { SQ. 204x }}$
$\rightarrow|+|$ eee $|(S)| X \mid Y$

NOTES

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994 2. ALL DIMENSIONS ARE IN MILLIMETERS 3 LAND DESIGNATION PER JESD MO-222
4 DETAILS OF PAD \#1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE PAD \#1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE
2. PRIMARY DATUM -Z- IS SEATING PLANE
3. THE TOTAL NUMBER OF PADS: 204

| SYMBOL | TOLERANCE |
| :---: | :---: |
| aaa | 0.15 |
| bbb | 0.10 |
| eee | 0.05 |



PACKAGE IN TRAY LOADING ORIENTATION

SUGGESTED PCB LAYOUT
TOP VIEW

## LTM9004

## TYPICAL APPLICATION



## RELATGD PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LTC2295 | Dual 14-Bit, 10Msps ADC | $120 \mathrm{~mW}, 74.4 \mathrm{~dB} \mathrm{SNR}, 9 \mathrm{~mm} \times 9 \mathrm{~mm}$ QFN |
| LTC2296 | Dual 14-Bit, 25Msps ADC | $150 \mathrm{~mW}, 74 \mathrm{~dB}$ SNR, 9mm $\times 9 \mathrm{~mm}$ QFN |
| LTC2297 | Dual 14-Bit, 40Msps ADC | $240 \mathrm{~mW}, 74 \mathrm{~dB}$ SNR, 9mm $\times 9 \mathrm{~mm}$ QFN |
| LTC2298 | Dual 14-Bit, 65Msps ADC | $410 \mathrm{~mW}, 74 \mathrm{~dB}$ SNR, 9mm $\times 9 \mathrm{~mm}$ QFN |
| LTC2299 | Dual 14-Bit, 80Msps ADC | $445 \mathrm{~mW}, 73 \mathrm{~dB}$ SNR, 9mm $\times 9 \mathrm{~mm}$ QFN |
| LTC2284 | Dual 14-Bit, 105Msps ADC | $540 \mathrm{~mW}, 72.4 \mathrm{~dB} \mathrm{SNR}, 88 \mathrm{~dB} \mathrm{SFDR}, \mathrm{64-pin} \mathrm{QFN}$ |
| LTC2285 | Dual 14-Bit, 125Msps ADC | 790mW, 72.4dB SNR, 88dB SFDR, 64-pin QFN |
| LT5575 | 800MHz to 2.7GHz High Linearity Direct Conversion Quadrature Demodulator | 60 dBm IIP2 at $1.9 \mathrm{GHz}, \mathrm{NF}=12.7 \mathrm{~dB}$, Low DC Offsets |
| $\begin{aligned} & \text { LTC6404-1/ } \\ & \text { LTC6404-2 } \end{aligned}$ | 600MHz, Low Noise, AC Precision Fully Differential Input/Output Amplifier/Driver | 3 V or $5 \mathrm{~V}, 1.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$, Very Low Distortion -92 dBc at 10 MHz |
| LTC6406 | 3GHz Low Noise, Rail-to-Rail Input Differential ADC Driver | Low Noise: $1.6 \mathrm{nV} / \sqrt{\mathrm{Hz}}$, Low Power: $18 \mu \mathrm{~A}$ |
| LTM9001 | 16-Bit IF/Baseband Receiver Subsystem | Integrated 16-Bit, 130Msps ADC, Passive Filter and Fixed Gain Differential Amplifier, $11.25 \mathrm{~mm} \times 11.25 \mathrm{~mm}$ LGA Package |
| LTM9002 | 14-Bit Dual-Channel IF/Baseband Receiver Subsystem | Integrated, Dual 14-Bit 125Msps ADCs, Passive Filters and Fixed Gain Differential Amplifiers, Up to 300 MHz IF Range, $15 \mathrm{~mm} \times 11.25 \mathrm{~mm}$ LGA Package |
| LTM9005 | 14-Bit, IF-Sampling Receiver Subsystem | Integrated 14-Bit, 125Msps ADC, SAW Filter, Two Gain Stages with 20dB Variable Gain Control and RF Mixer, $22 \mathrm{~mm} \times 15 \mathrm{~mm}$ LGA Package |


[^0]:    Top View of LGA Package (Looking Through Component)

